@article{MAKHILLIJSC20149421208, title = {Reusable Network on Chip Design}, journal = {International Journal of Soft Computing}, volume = {9}, number = {4}, pages = {235-239}, year = {2014}, issn = {1816-9503}, doi = {ijscomp.2014.235.239}, url = {https://makhillpublications.co/view-article.php?issn=1816-9503&doi=ijscomp.2014.235.239}, author = {P.,P. and}, keywords = {Fault tolerant design,network on chips,routing table,model,path}, abstract = {Researchers present a Fault Tolerant Hardware Routing Model using reusability technique for the Network on Chips (NOC) during faulty conditions to enable the router to transmit the packets effectively without any loss. The network has been designed for 3x3 and 4x4. The faults are mainly injected due to transients in the real world which affects the routing path and they are modeled as digital faults. The reliability of the design has been found out to be 100% for bidirectional design of NOC routers at a frequency of 500 MHz.} }