## Parallel Communicationing Parallel Access Automata Systems with External Memory

M. Ramakrishnan and S. Balasubramanian Department of Computer Science and Engineering, Anna University Coimbatore, Coimbatore-641013, India

**Abstract:** In this study, we introduced parallel communicating parallel access memory automaton with external memory. It works independently and communication between states based on their request. We proved that the whole contents can be modified during single transition and this modal is more powerful than parallel communicating finite automata systems.

**Key words:** Finite automata, parallel communicating automata, multi head automata, external memory, singal transition

#### INTRODUCTION

Multiprocessor automata system consist of several finite automata, called processors (Budo, 1977; Hartmanis, 1972), which are coordinated by a central processing unit and it decides, which processor is to become active or frozen at a given steps. The processors works independently from the other ones based on the internal transition function which depends on the internal state and current input symbols. The states achieved by the processors depend on their current input symbol and current state. Parallel communicating finite automata systems are finite collections of automata working independently but communicating their states to each other by request (Sakthibalan et al., 2003). In this study, we introduced parallel communicating parallel access memory automata with external memory for parallel commutation. In this modal, each automaton is permitted to the states of all automata and know the memory status. In this modal, we assumed X is a parallel memory which means that its whole contents can be modified during a single write operation and can determine state transition through a single read operation. This modal reduces space and time also. The communicating strategy is similar to the earlier systems (Vide et al., 2002; Sudborough, 1977).

# PARALLEL COMMUNICATING PARALLEL ACCESS MEMORY AUTOMATION

In this study, we introduced a new model parallel communicating finite automata with external memory.

Parallel communicating parallel access memory automation system is a construct

$$A = (V_1, A_1, ....An, K, X)$$

where,

V = The input alphabet

$$Ai = (Q_i, V_1, f_i, q_i, F_i, X_i), 1 \le i \le n$$

are finite automata with its set of states  $Q_i$ ,  $q_i$  belongs to  $Q_i$  and  $F_i$  is a subset of  $Q_i$  and  $f_i$  is the transition function of the automation i and it is defined as

$$f_i: Q_i \times (V \cup \{e\}) \rightarrow 2^{Q_i} \times X$$

 $K = \{K_1, \dots, K_n\}$  is a subset of union of  $Q_i$  the set of query states and  $\{0, 1\}^N$  be the memory configuration. The automata  $A_1, A_2, \dots, A_n$  are the elements of A. The system is said to be centralized if  $k \le Q_i$ ,  $1 \le i \le n$ .

Whenever a system is centralized, the first component is the master and automation system is said to be deterministic. If the following conditions are satisfied

$$|f_i(s, a, z_i)| \le 1$$
 for all  $s \in Q_i$  and  $a \in V\{e\}$ ,  $z_i \in X_i$  (i)

If 
$$|f_i(s, a, z_i)| \neq 0$$
 for some  $s \in Q_i$ , then  $|f_i(s, a, x_i)| = 0$  (ii)

where, i  $\in$  [1, n]

Confirmation of parallel communicating external memory automation is  $(s_1, x_1, z_1, s_2, x_2, z_2, \ldots, s_n, x_n, z_n)$  is a 3n tuple.

where:

 $s_i$  = The current sate of the component T

 $X_i$  = The remaining part of the input word which has not been read yet, by the number i, i  $\in$  [1, n]

Now, we define the confirmation of the system A is  $(s_1, x_1, z_1, s_2, x_2, z_2, \ldots, s_n, x_n, z_n)$   $(p_1, y_1, m_1, p_2, y_2, m_2, \ldots, p_n, y_n, m_n)$ . One of the following two conditions hold

$$k \cap \{s_1, \dots s_n\} = 0 \text{ and } x_i = a_i y_i m_i, a_i \in V \cup \{e\}, \qquad (i)$$

$$p_i \in f_i (s_i, a_i, z_i), 1 \le i \le n$$

$$\begin{array}{ll} \text{for all} & 1 \leq i \leq n \text{ such that } s_i \equiv k_i, \ j_i \text{ and } s_{ji} \in K \\ \text{put} & p_i \equiv s_{ji}, \ p_r \equiv s_{jr}, \ 1 \leq i \leq n \text{ and } y_t \equiv x_{jr}, \ 1 \leq t \leq n \end{array}$$

$$(s_1, x_1, z_1, s_2, x_2, z_2, \dots, s_n, x_n, z_n)$$
 to  $(p_1, y_1, m_1, p_2, y_2, m_2, \dots, p_n, y_n, mn)$ 

One of the following conditions are holds

$$\begin{split} k \cap \{s_1, \, s_2, \, \dots, \, s_n\} &= 0 \text{ and } x_i = a_i y_i m_i, \, a_i \varepsilon \, VU\{\varepsilon\}, \quad (i) \\ p_i \, \varepsilon f_i \, (s_i, \, a_i, \, z_i), \, i \varepsilon [1, \, n] \end{split}$$

for 
$$1 \le i \le n$$
 such that  $s_i = k_{ii}$  and  $s_{ii} \in k$  (ii)

$$\begin{array}{ll} put & p_i = s_{ji}, \ p_r = s_r \\ & p_{ji} = q_{ji}, \ V_1 \le t \le r), \\ and & y_i = x_r, \ 1 \le t \le n \end{array}$$

The language accepted if a PCFAS, A consists of all strings  $x \in V$  such that the system starts in an initial confirmation  $(q_1, x, z_1, q_2, x, z_2, ...., q_n, x, z_n)$  and reuses the final configuration is  $(s_1, \varepsilon, \varepsilon, s_2, \varepsilon, \varepsilon, ....., s_n, \varepsilon, \varepsilon)$  with  $s_i \in F_i$ :

Recem (A) = 
$$\{x \in V | (q_1, x, z_1, q_2, x, z_2, ..., q_n, x, z_n)$$
  
 $(s_1, \epsilon, \epsilon, s_2, \epsilon, \epsilon, ..., s_n, \epsilon, \epsilon)$ 

where,  $S_i \in F_i$ ,  $1 \le i \le n$ 

$$\begin{aligned} \text{Recem}_r\left(A\right) &= \left\{x \in \left. V \right| \left(q_1, \, x, \, z_1, \, q_2, \, x, \, z_2, \, \dots. q_n, \, x, \, z_n \right) \right. \\ &\left. \left(s_1, \, \varepsilon, \, \varepsilon, \, s_2, \, \varepsilon, \, \varepsilon, \, \dots. s_n, \, \varepsilon, \, \varepsilon \right) \end{aligned}$$

where,  $s_i \in F_i$ ,  $1 \le i \le n$ 

**Repem (N):** A retrieving parallel communicating external memory finite automation of design.

**Epcemta (n):** A centralized parallel communicating external finite automation system of degree (n).

**Pcemfa (n):** A parallel communicating external memory finite automation system of degree n.

**Repember (n):** Is the class of all languages accepted by repember (n) automation systems

**Xrctc:** Of x (n) is a type of automation system, them Xm (n) is the classes of all languages accepted by automation systems of type  $X_{mn}$ .

Then

$$Recem_r(A) = Recem(A)$$

**Theorem 1:** A language is accepted by a deterministic n and finite external memory automation if it always Pcemfa (n).

A language is accepted by a deterministic n head External memory finite automation if and only if it belongs to Dpcemfa (n).

**Proof:** Let  $A = (n, Q_i, V, f_i, q_0, F, X)$ . Be a n head external memory finite automation. We define

Pcemfa (n) 
$$A = (V, A_1, ..., A_n, K, X)$$

where:

$$A_i = (Q_i, V, f_i, q_0, F, X)$$

$$Q_i = K U Q U (Q \times (V U \{\epsilon\})^{i-1})$$

$$U(Q \times (V\{e\}^i) U R_i \times T_i$$

where:

$$\begin{array}{lll} R_i &=& \{o,i \le 2\\ && \{\{P: | P \in Q, 1 \le i \le i\text{--}2\}, i \ge 2\} \\ T_i &=& \{0,i = n\\ && \{\{S_i | i\text{+}1 \le i \le n\}, i\text{<}n \end{array}$$

The transition function f is defined as follows

$$\begin{split} i &= 1,\, f_1\left(p,\, a,\, z\right) = \{(p,\, a,\, z),\, a \in V \, U\{\varepsilon\}\},\, p\varepsilon \, q,\, z\varepsilon X \\ \\ f_1\left(\,(p,\, a,\, z)\,\varepsilon\right) &= \{S_2\},\, a\varepsilon \, V \, U\, \{\varepsilon\},\, p\,\varepsilon \, Q,\, z\,\varepsilon \, X \\ \\ f_1\left(s_j,\, \varepsilon,\, z\right) &= \{s_{j+1}\},\, 2 \leq i \leq n\text{-}1 \\ \\ f_1\left(S_n,\, \varepsilon,\, \varepsilon\right) &= \{k_n\} \\ \end{split}$$
 for 
$$i &= n,\, f_n\left(p,\, \varepsilon,\, z\right) = \{p_1\} \\ \\ f_n\left(p_j,\, \varepsilon,\, z\right) &= \{p_{j+1}\} \end{split}$$

 $f_{n}\left(p_{j},\,w,\,z\right)\!,\,\varepsilon)=f\left(p,\,w\right)$ 

w = Sequence of input strings

This completes the proof of the above theorem.

where:

### CONCLUSION

The result shows in this study reveal, the importance of considering the behavior of more complicated devices than parallel communicating finite automata when reading their input are determining the acceptance by the parallel communicating parallel access memory automaton with external memory. We have proved that the whole contents can be modified during a single read operation and immediately determine the state transition during a single write operation. We conclude that what is crucial is the type of external memory is used in computations and reduce the computation time.

### REFERENCES

- Budo, A.O., 1977. Multiprocessor automata. Inform. Process. Lett., 25: 257-261.
- Hartmanis, J., 1972. On nondeterminancy in simple computing devices. Acta Inform., 1: 336-344.
- Sudborough, I.H., 1977. Some remarks on Multi head automata. RAIRO Inform. Theorique, 11: 181-195.
- Sakthibalan, M., K. Krithivasan and M. Madhu, 2003. Some variants in communication of Parallel communicating pushdown automata. J. Automata, Lang. Combinator., 8 (3): 401-416.
- Vide, C.V., A. Mateescu and V. Mitrana, 2002. Parallel finite automata systems communicating by states. IJFCSE., 13: 733-749.