files/journal/2022-09-02_12-54-44-000000_354.png

Journal of Engineering and Applied Sciences

ISSN: Online 1818-7803
ISSN: Print 1816-949x
97
Views
1
Downloads

A Design of the DC Offset Error Compensator with Prompt Response to the Grid Voltage in PLL

Chang Seok Park and Tae Uk Jung
Page: 1687-1692 | Received 21 Sep 2022, Published online: 21 Sep 2022

Full Text Reference XML File PDF File

Abstract

This study proposes the dc offset error compensation algorithm using d-q synchronous coordinate transform Phase-Locked-Loop (PLL) in single-phase grid-connected converters. The dc offset errors are caused by the process of analog to digital conversion and the distorted grid voltage. These errors must be resolved because the dc offset error should generate the estimated grid frequency error of the PLL. In conventional algorithm to compensate the DC offset, the DC offset is estimated by integrating the synchronous reference frame d-axis voltage during one period of the grid voltage. The existing algorithm has a drawback that is a slow dynamic response because monitoring the one period of the grid voltage is required. The proposed algorithm has a prompt dynamic response because the DC offset is continuously estimated by transforming the d-axis voltage to synchronous reference frame without monitoring one cycle time of the grid voltage. The proposed algorithm is verified by PSIM simulation and the experimental test.


How to cite this article:

Chang Seok Park and Tae Uk Jung. A Design of the DC Offset Error Compensator with Prompt Response to the Grid Voltage in PLL.
DOI: https://doi.org/10.36478/jeasci.2016.1687.1692
URL: https://www.makhillpublications.co/view-article/1816-949x/jeasci.2016.1687.1692